| Total No. of printed pages = 3                                                   |                      |
|----------------------------------------------------------------------------------|----------------------|
| CSE 181402                                                                       |                      |
| Roll No. of candidate                                                            |                      |
| 2022                                                                             |                      |
| B.Tech. 4th Semester End-Term 1                                                  | Examination          |
| COMPUTER ORGANIZATION AND A                                                      | ARCHITECTURE         |
| (New Regulation & New Sy                                                         | (llabus)             |
| Full Marks - 70                                                                  | Time - Three hours   |
| The figures in the margin indicate for the questions.                            | e full marks         |
| Answer question No. 1 and any six                                                | from the rest.       |
| 1. Choose the correct option for the following:                                  | $(10 \times 1 = 10)$ |
| (a) CPI (b) Cycle time (c) Performance (d) Cycle (ii) 10's complement Plazzon is | _                    |

(ii) 10's complement 132

(a) 86750

**(b)** 86749

(c) 113249

(d) None of these

(iii)  $y: M[AR] \leftarrow R$ 

(a) Memory write

(b) Memory read

(c) Address transfer

(d) Memory transfer

| (iv)   | Mi         | croprogrammed control organization uses                                                                            |  |  |  |  |  |
|--------|------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|        | (a)        | Control logic, gates, FF etc.                                                                                      |  |  |  |  |  |
|        | <b>(b)</b> | Made for instruction representation                                                                                |  |  |  |  |  |
|        | (c)        | a                                                                                                                  |  |  |  |  |  |
|        | (d)        | None of these                                                                                                      |  |  |  |  |  |
| (v)    | ln         | an instruction format if value of T is 0 then it is                                                                |  |  |  |  |  |
| •      | (a)        | Direct address                                                                                                     |  |  |  |  |  |
|        | <b>(b)</b> | Indirect address                                                                                                   |  |  |  |  |  |
|        | (c)        | I/O                                                                                                                |  |  |  |  |  |
|        | (d)        | No operation                                                                                                       |  |  |  |  |  |
| (vi)   | Ho         | How many bits will be required to specify the address of an operand for a memory organization of size 65536 words? |  |  |  |  |  |
|        | (a)        | 12                                                                                                                 |  |  |  |  |  |
|        | (b)        | 13                                                                                                                 |  |  |  |  |  |
|        | (c)        | 14                                                                                                                 |  |  |  |  |  |
|        | (d)        | 16                                                                                                                 |  |  |  |  |  |
| (vii)  | Wh         | ich of the following register does not require clear or increment signals?                                         |  |  |  |  |  |
|        | (a)        | Temporary register PC IR DR Tech Papers                                                                            |  |  |  |  |  |
|        | <b>(b)</b> | PC                                                                                                                 |  |  |  |  |  |
|        | (c)        | IR ch Pap                                                                                                          |  |  |  |  |  |
|        | (d)        | DR TECT                                                                                                            |  |  |  |  |  |
| (viii) | If K       | = 1 then A B. The equivalent microinstruction is?                                                                  |  |  |  |  |  |
|        | (a)        | K:A←B                                                                                                              |  |  |  |  |  |
| ,      | (b)        | $K: M[A] \leftarrow B$                                                                                             |  |  |  |  |  |
|        | (c)        | $K: A \leftarrow M[B]$                                                                                             |  |  |  |  |  |
|        | (d)        | $K: M[A] \leftarrow M[B]$                                                                                          |  |  |  |  |  |
| (ix)   | Whi        | ch of the following is not a Memory reference instruction?                                                         |  |  |  |  |  |
|        | (a)        | STA                                                                                                                |  |  |  |  |  |
|        | (b)        | LDA                                                                                                                |  |  |  |  |  |
|        | (c)        | INC                                                                                                                |  |  |  |  |  |
|        | (d)        | ADD                                                                                                                |  |  |  |  |  |

|    | '(a)                                                                                                                               | Memory reference                                 |                                |                           | WH H                             |  |  |
|----|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------|---------------------------|----------------------------------|--|--|
|    | (h)                                                                                                                                | Register reference                               |                                |                           |                                  |  |  |
|    | (c)                                                                                                                                | I/O reference                                    |                                |                           |                                  |  |  |
|    | (d)                                                                                                                                | None of these                                    |                                |                           |                                  |  |  |
| 2. | What is<br>8086 with                                                                                                               | addressing modes? Na<br>i examples.              | me addressin                   | g modes, four ea          | ch from 8085 and (2+8=10)        |  |  |
| 3. | Give the algorithm                                                                                                                 | algorithm or flowchart<br>to multiply 11011 by 1 | for Booth alg<br>10111. Show e | Orithm. Apply Boach step. | ooth-multiplication<br>(4+6=10)  |  |  |
| 4. | Draw the                                                                                                                           | diagram of a control or                          | ganization. B                  | riefly explain.           | (6+4=10)                         |  |  |
| δ. | What is instruction cycle? Explain briefly. State memory referencing and Input-<br>output instructions three from each. (2+5+3=10) |                                                  |                                |                           |                                  |  |  |
| 6. | Differenti<br>computer                                                                                                             | ate between RISC and                             | CISC. What a                   | re the probable o         | characteristics of a<br>(5+5=10) |  |  |
| 7. | Whatare                                                                                                                            | the different instructio                         | n formats in 8                 | 086? State proper         | rly. (10)                        |  |  |
| 8. | What is ca                                                                                                                         | ache memory? What is                             | L2 cache? Exp                  | lain about the me         | emory hierarchy.<br>(2+1+7=10)   |  |  |
| 9. | Write short<br>(a) DMA<br>(b) Pipel:<br>(c) Regis                                                                                  | ine hazard ter-set architecture                  | ch Pa                          | pers                      | (5+5=10)                         |  |  |
|    |                                                                                                                                    |                                                  |                                |                           |                                  |  |  |